Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 479 of 1286
REJ09B0158-0100
(27) PCIPMCSR Bridge Support Extension Register (PCIPMCSRBSE)
This register supports PCI bridge specific functionality and is required for all PCI-to-PCI bridges.
0
1
2
3
4
5
6
7
0
0
0
0
0
0
0
0
—
—
—
—
—
—
B2B3N
BPC
CEN
R
R
R
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R
R
R
R
R
R
R
R
PCI R/W:
Bit Bit
Name
Initial
Value R/W
Description
7 BPCCEN
0
SH:
R
PCI: R
When the bus power/clock control mechanism is
disabled, the power state bits in bridge's PCIPMCSR
cannot be used by the system software to control the
power or clock of the bridge's secondary bus.
6 B2B3N
0
SH:
R
PCI: R
The state of this bit determines the action that is to
occur as a direct result of programming the function to
the D3 hot state.
0: Indicates that when the bridge function is set to the
D3 hot state, its secondary bus will have its power
removed (B3).
1: Indicates that when the bridge function is set to the
D3 hot state, its secondary bus's PCI clock will be
stopped (B2).
This bit is only valid if bit 7 (BPCCEN) is set to 1.
5 to 0
All 0
SH: R
PCI: R
Reserved
These bits are always read as 0. The write value
should always be 0.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...