Rev.1.00 Dec. 13, 2005 Page xxix of l
Figures
Section 1 Overview
Figure 1.1 SH7780 Block Diagram ................................................................................................ 9
Figure 1.2 SH7780 Pin Arrangement............................................................................................10
Figure 1.3 Physical Address Space of SH7780............................................................................. 28
Figure 1.4 Relationship between AREASEL Bits and Memory Address Map............................. 29
Section 2 Programming Model
Figure 2.1 Data Formats ............................................................................................................... 33
Figure 2.2 CPU Register Configuration in Each Processing Mode .............................................. 36
Figure 2.3 General Registers ........................................................................................................ 37
Figure 2.4 Floating-Point Registers .............................................................................................. 39
Figure 2.5 Relationship between SZ bit and Endian..................................................................... 45
Figure 2.6 Formats of Byte Data and Word Data in Register....................................................... 47
Figure 2.7 Data Formats in Memory............................................................................................. 48
Figure 2.8 Processing State Transitions........................................................................................ 49
Section 4 Pipelining
Figure 4.1 Basic Pipelines ............................................................................................................ 73
Figure 4.2 Instruction Execution Patterns (1) ............................................................................... 75
Figure 4.2 Instruction Execution Patterns (2) ............................................................................... 76
Figure 4.2 Instruction Execution Patterns (3) ............................................................................... 77
Figure 4.2 Instruction Execution Patterns (4) ............................................................................... 78
Figure 4.2 Instruction Execution Patterns (5) ............................................................................... 79
Figure 4.2 Instruction Execution Patterns (6) ............................................................................... 80
Figure 4.2 Instruction Execution Patterns (7) ............................................................................... 81
Figure 4.2 Instruction Execution Patterns (8) ............................................................................... 82
Figure 4.2 Instruction Execution Patterns (9) ............................................................................... 83
Section 5 Exception Handling
Figure 5.1 Instruction Execution and Exception Handling......................................................... 105
Figure 5.2 Example of General Exception Acceptance Order.................................................... 106
Section 6 Floating-Point Unit (FPU)
Figure 6.1 Format of Single-Precision Floating-Point Number.................................................. 130
Figure 6.2 Format of Double-Precision Floating-Point Number ................................................ 130
Figure 6.3 Single-Precision NaN Bit Pattern.............................................................................. 133
Figure 6.4 Floating-Point Registers ............................................................................................ 136
Figure 6.5 Relation between SZ Bit and Endian......................................................................... 139
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...