Rev.1.00 Dec. 13, 2005 Page xxxvi of l
Figure 21.12 Sample Serial Reception Flowchart (2)................................................................. 780
Figure 21.13 Sample SCIF Receive Operation
(Example with 8-Bit Data, Parity, One Stop Bit) .................................................. 782
Figure 21.14 Sample Operation Using Modem Control (
SCIF0_RTS
) (Only in Channel 0)..... 782
Figure 21.15 Data Format in Clocked Synchronous Communication ........................................ 783
Figure 21.16 Sample SCIF Initialization Flowchart ................................................................... 785
Figure 21.17 Sample Serial Transmission Flowchart ................................................................. 786
Figure 21.18 Sample SCIF Transmission Operation in Clocked Synchronous Mode................ 787
Figure 21.19 Sample Serial Reception Flowchart (1)................................................................. 788
Figure 21.19 Sample Serial Reception Flowchart (2)................................................................. 789
Figure 21.20 Sample SCIF Reception Operation in Clocked Synchronous Mode ..................... 790
Figure 21.21 Sample Simultaneous Serial Transmission and Reception Flowchart................... 791
Figure 21.22 Receive Data Sampling Timing in Asynchronous Mode ...................................... 795
Figure 21.23 Example of Synchronization Clock Transfer by DMAC ...................................... 796
Section 22 Serial I/O with FIFO (SIOF)
Figure 22.1 Block Diagram of SIOF .......................................................................................... 798
Figure 22.2 Serial Clock Supply................................................................................................. 827
Figure 22.3 Serial Data Synchronization Timing ....................................................................... 829
Figure 22.4 SIOF Transmit/Receive Timing .............................................................................. 830
Figure 22.5 Transmit/Receive Data Bit Alignment .................................................................... 832
Figure 22.6 Control Data Bit Alignment .................................................................................... 833
Figure 22.7 Control Data Interface (Slot Position)..................................................................... 834
Figure 22.8 Control Data Interface (Secondary FS) ................................................................... 835
Figure 22.9 Example of Transmit Operation in Master Mode.................................................... 838
Figure 22.10 Example of Receive Operation in Master Mode ................................................... 839
Figure 22.11 Example of Transmit Operation in Slave Mode.................................................... 840
Figure 22.12 Example of Receive Operation in Slave Mode ..................................................... 841
Figure 22.13 Transmit and Receive Timing (8-Bit Monaural Data (1))..................................... 845
Figure 22.14 Transmit and Receive Timing (8-Bit Monaural Data (2))..................................... 845
Figure 22.15 Transmit and Receive Timing (16-Bit Monaural Data) ........................................ 846
Figure 22.16 Transmit and Receive Timing (16-Bit Stereo Data (1)) ........................................ 846
Figure 22.17 Transmit and Receive Timing (16-Bit Stereo Data (2)) ........................................ 847
Figure 22.18 Transmit and Receive Timing (16-Bit Stereo Data (3)) ........................................ 847
Figure 22.19 Transmit and Receive Timing (16-Bit Stereo Data (4)) ........................................ 848
Figure 22.20 Transmit and Receive Timing (16-Bit Stereo Data).............................................. 848
Section 23 Serial Protocol Interface (HSPI)
Figure 23.1 Block Diagram of HSPI .......................................................................................... 850
Figure 23.2 Operational Flowchart............................................................................................. 861
Figure 23.3 Timing Conditions when FBS = 0........................................................................... 863
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...