Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 524 of 1286
REJ09B0158-0100
13.4.3
Master Access
This section describes how the PCIC is accessed by software in this LSI and the restrictions on
usage, such as buffering and synchronization with other devices, when the PCIC is used in both
the host bus bridge and normal modes.
(1) Address Space of PCIC
Table 13.5 shows the PCIC address map.
Table 13.5 PCIC Address Map
Physical
Address
Memory Area
29-Bit Address Mode
32-Bit Address
Extended Mode
*
Space
Size
PCI memory space1
(Area 4)
H'1000 0000 to
H'13FF FFFF
H'1000 0000 to
H'13FF FFFF
64 Mbytes
PCI memory space 2
(Only 32-bit address extended
mode)
— H'C000
0000
to
H'DFFF FFFF
512 Mbytes
PCI memory space 0
H'FD00 0000 to
H'FDFF FFFF
H'FD00 0000 to
H'FDFF FFFF
16 Mbytes
Control register
H'FE00 0000 to
H'FE03 FFFF
H'FE00 0000 to
H'FE03 FFFF
256 Kbytes
PCIC internal register
(configuration and local registers)
H'FE04 0000 to
H'FE07 FFFF
H'FE04 0000 to
H'FE07 FFFF
256 Kbytes
Reserved
H'FE08 0000 to
H'FE1F FFFF
H'FE08 0000 to
H'FE1F FFFF
1.5 Mbytes
PCI I/O space
H'FE20 0000 to
H'FE3F FFFF
H'FE20 0000 to
H'FE3F FFFF
2 Mbytes
Note:
*
For details, see section 7.7, 32-Bit Address Extended Mode.
The address space of the PCIC is divided into four main spaces (six spaces, altogether): the control
register space (PCIECR), PCI internal control register (PCI configuration and PCI local registers)
space, I/O space, and PCI memory (PCI memory space 0, PCI memory space 1, and PCI memory
space 2).
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...