Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 281 of 1286
REJ09B0158-0100
Bit
Initial
Value R/W Source
Function
Description
19
0
R
PCIC (5)
Indicates PCIERR and
PCIPWD3 to PCIPWD0
interrupt sources
18 0
R PCIC (4)
Indicates PCIINTD interrupt
source
17 0
R PCIC (3)
Indicates PCIINTC interrupt
source
16 0
R PCIC (2)
Indicates PCIINTB interrupt
source
15 0
R PCIC (1)
Indicates PCIINTA interrupt
source
14 0
R PCIC (0)
Indicates PCISERR interrupt
source
13 0
R HAC
Indicates HAC interrupt
source
12 0
R CMT Indicates
CMT
interrupt
source
11,
10
0 R
(Reserved)
These bits are always read
as 0. The write value should
always be 0.
9 0 R
DMAC (1)
Indicates interrupt sources of
DMAC channels 6 to 11
Indicates interrupt sources for the
individual peripheral modules
(INT2A1 is affected by the state of
the interrupt mask register).
0: No interrupt
1: An interrupt has been
generated
Note: Interrupt sources can also
be identified by directly
reading the INTEVT code
that is sent to the CPU. In
this case, reading INT2A0
is not necessary.
8 0 R
DMAC (0)
Indicates interrupt sources of
DMAC channels 0 to 5 and
address error interrupt
7 0 R
H-UDI
Indicates H-UDI interrupt
source
6 0 R
(Reserved)
5 0 R
WDT
Indicates the WDT interrupt
source
4 0 R
SCIF
channel 1
Indicates the SCIF channel 1
interrupt source
3 0 R
SCIF
channel 0
Indicates the SCIF channel 0
interrupt source
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...