Section 1 Overview
Rev.1.00 Dec. 13, 2005 Page 13 of 1286
REJ09B0158-0100
No.
Pin
No. Pin
Name
I/O
Function
GPIO
*
47
B22
SCIF0_RXD/HSPI_RX/FRB
I/I/I
SCIF receive data/HSPI receive data
input/NAND flash ready or busy
H2
48 B23
TCLK/
IOIS16
IO/I TMU
clock/PCMCIA
IOIS16
J0
*
49 B24
XRTCSTBI
I RTC
standby
50 B25
VSSQ
—
I/O
GND
51 C1 MDA0
IO
DDR
data
52
C2
VCCQ-DDR
—
DDR I/O VCC
53
C3
VSSQ-DDR
—
DDR I/O GND
54
C4
VCCQ-DDR
—
DDR I/O VCC
55 C5 MA12
O
DDR
address
56 C6 MA11
O
DDR
address
57 C7 MA9
O
DDR
address
58 C8 MA8
O
DDR
address
59 C9 MA7
O
DDR
address
60 C10
MA6
O
DDR
address
61 C11
MA5
O
DDR
address
62 C12
DRAK0
/MODE2
O/I
DMA channel 0 transfer request
acknowledge/mode control 2
L1(O)
63 C13
DRAK3
/
CE2B
/AUDSYNC
O/O/O
DMA channel 3 request
acknowledgment/PCMCIA CE2/
H-UDI emulator
K0(O)
64 C14
DREQ2
/
INTB
/AUDATA0
I/I/O
DMA channel 2 request/PCI interrupt
B/H-UDI emulator
K5
*
65 C15
DACK1
/MODE1
O/I
DMA channel 1 bus
acknowledgement/mode control 1
L2(O)
66 C16
TCK
I
H-UDI
clock
67 C17
ASEBRK
/BRKACK
I/O H-UDI
emulator
68
C18
AUDATA3/FD3
O/IO
H-UDI emulator/NAND flash data
69 C19
SIOF_SCK/HAC_BITCLK/SSI_CLK
IO/I/IO SIOF
serial clock/HAC/SSI serial bit clock J1
70 C20
SIOF_TXD/HAC_SDOUT/
SSI_SDATA
O/O/IO
SIOF transmit data/HAC serial data/
SSI serial data
J5
71 C21
SCIF0_RTS
/
HSPI_CS
/
FSE
IO/IO/O SCIF modem control/HSPI chip
selection/NAND flash spare area enable
H0
*
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...