Section 22 Serial I/O with FIFO (SIOF)
Rev.1.00 Dec. 13, 2005 Page 804 of 1286
REJ09B0158-0100
Table 22.4 shows the operation in each transfer mode.
Table 22.4 Operation in Each Transfer Mode
Transfer Mode
Master/Slave SIOF_SYNC
Bit Delay
Control Data Method
*
Slave mode 1
Slave
Synchronous pulse
Slot position
Slave mode 2
Slave
Synchronous pulse
Secondary FS
Master mode 1
Master
Synchronous pulse
SYNCDL bit
Slot position
Master mode 2
Master
L/R
No
Not supported
Note:
*
The control data method is valid only when the FL bits are specified as B'1xxx. (x: don't
care)
22.3.2
Clock Select Register (SISCR)
SISCR is a 16-bit readable/writable register that sets the serial clock generation conditions for the
master clock. SISCR can be specified when the bits TRMD[1:0] in SIMDR are specified as B'10
or B'11.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
BRDV[2:0]
—
—
—
—
—
BRPS[4:0]
—
MSSEL MSIMM
R/W
R/W
R/W
R
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R
R/W
R/W
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
Value R/W Description
15
MSSEL
1
R/W
Master Clock Source Selection
The master clock is the clock source input to the baud
rate generator (prescaler).
0: Uses the input clock signal of the SIOF_MCLK pin as
the master clock
1: Uses peripheral clock (Pck) as the master clock
14
MSIMM
1
R/W
Master Clock Direct Selection
0: Uses the output clock of the baud rate generator as
the serial clock
1: Uses the master clock itself as the serial clock
13 —
0 R Reserved
This bit is always read as 0. The write value should
always be 0.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...