Section 15 Clock Pulse Generator (CPG)
Rev.1.00 Dec. 13, 2005 Page 618 of 1286
REJ09B0158-0100
15.4 Register
Descriptions
Table 15.3 shows the CPG register configuration. Table 15.4 shows the register states in each
processing mode.
Table 15.3 Register configuration
Register Name
Abbreviation R/W
P4 Address
Area 7
Address
Access
Size
Sync
clock
Frequency control register FRQCR
R/W
H'FFC8 0000 H'1FC8 0000
32
P
ck
PLL control register
PLLCR
R/W
H'FFC8 0024 H'1FC8 0024
32
P
ck
Standby control register
MSTPCR
R/W
H'FFC8 0030 H'1FC8 0030
32
P
ck
Note: For MSTPCR, see section 17, Power-Down Mode.
Table 15.4 Register States of CPG in Each Processing Mode
Register Name
Abbreviation
Power-on
Reset by
PRESET
Pin
Power-on
Reset by
WDT/H-UDI
Manual
Reset by
WDT/
Multiple
Exception
Sleep
by Sleep
Instruction
Frequency control register FRQCR
H'1xxx x3xx
*
2
H'1xxx x3xx
*
2
Retained Retained
PLL control register
PLLCR
H'0000 E001 Retained
Retained
Retained
Standby control register
*
1
MSTPCR
H'0000
0000 Retained
Retained Retained
Notes: 1. For MSTPCR, see section 17, Power-Down Mode.
2. The initial value of FRQCR after power-on reset depends on the mode pins setting
(See table 15.2).
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...