Rev.1.00 Dec. 13, 2005 Page xvi of l
13.4.4
Target Access........................................................................................................ 532
13.4.5
Host Bus Bridge Mode ......................................................................................... 541
13.4.6
Normal mode ........................................................................................................ 544
13.4.7
Power Management .............................................................................................. 544
13.4.8
PCI Local Bus Basic Interface.............................................................................. 545
Section 14 Direct Memory Access Controller (DMAC) ................................... 557
14.1
Features.............................................................................................................................. 557
14.2
Input/Output Pins ............................................................................................................... 559
14.3
Register Descriptions ......................................................................................................... 561
14.3.1
DMA Source Address Registers 0 to 11 (SAR0 to SAR11) ................................. 567
14.3.2
DMA Source Address Registers B0 to B3, B6 to B9
(SARB0 to SARB3, SARB6 to SARB9) .............................................................. 568
14.3.3
DMA Destination Address Registers 0 to 11 (DAR0 to DAR11) ........................ 568
14.3.4
DMA Destination Address Registers B0 to B3, B6 to B9
(DARB0 to DARB3, DARB6 to DARB9) ........................................................... 569
14.3.5
DMA Transfer Count Registers 0 to 11 (TCR0 to TCR11).................................. 570
14.3.6
DMA Transfer Count Registers B0 to B3, B6 to B9
(TCRB0 to TCRB3, TCRB6 to TCRB9) .............................................................. 571
14.3.7
DMA Channel Control Registers 0 to 11 (CHCR0 to CHCR11) ......................... 572
14.3.8
DMA Operation Register 0, 1 (DMAOR0 and DMAOR1) .................................. 581
14.3.9
DMA Extended Resource Selectors (DMARS0 to DMARS2)............................. 584
14.4
Operation ........................................................................................................................... 588
14.4.1
DMA Transfer Requests ....................................................................................... 588
14.4.2
Channel Priority.................................................................................................... 592
14.4.3
DMA Transfer Types............................................................................................ 595
14.4.4
DMA Transfer Flow ............................................................................................. 602
14.4.5
Repeat Mode Transfer .......................................................................................... 604
14.4.6
Reload Mode Transfer .......................................................................................... 605
14.4.7
DREQ Pin Sampling Timing ................................................................................ 606
14.5
Usage Notes ....................................................................................................................... 608
14.5.1
Module Stop ......................................................................................................... 608
14.5.2
Address Error........................................................................................................ 608
14.5.3
Notes on Burst Mode Transfer.............................................................................. 608
14.5.4
DACK output division .......................................................................................... 609
14.5.5
Clear DMINT Interrupt......................................................................................... 609
14.5.6
CS
Output Settings and Transfer Size Larger than External Bus Width............... 609
14.5.7
DACK Assertion and DREQ Sampling ................................................................ 609
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...