Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 348 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
27
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
26 to 24 SAB
111
R/W
Space Property B
Specify the space property of PCMCIA connected to
second half of area n (n = 5 and 6).
000: ATA complement mode
001: Dynamic I/O bus sizing
010: 8-bit I/O space
011: 16-bit I/O space
100: 8-bit common memory
101: 16-bit common memory
110: 8-bit attribute memory
111: 16-bit attribute memory
23, 22
PCWA
00
R/W
PCMCIA Wait A
Wait cycle for low-speed PCMCIA. The number of wait
cycles specified by these bits is added to the number
designated by the IW bits in CSnWCR.
These bits are valid, when the access area of PCMCIA
interface is first half of area n (n = 5 and 6).
00: No wait cycle inserted
01: 15 wait cycles inserted
10: 30 wait cycles inserted
01: 50 wait cycles inserted
21, 20
PCWB
00
R/W
PCMCIA Wait B
Wait cycle for low-speed PCMCIA. The number of wait
cycles specified by these bits is added to the number
designated by PCIW.
These bits are valid, when the access area of PCMCIA
interface is second half of area n (n = 5 and 6).
00: No wait cycle inserted
01: 15 wait cycles inserted
10: 30 wait cycles inserted
01: 50 wait cycles inserted
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...