Section 27 NAND Flash Memory Controller (FLCTL)
Rev.1.00 Dec. 13, 2005 Page 1025 of 1286
REJ09B0158-0100
27.3 Register
Descriptions
Table 27.2 shows the FLCTL register configuration. Table 27.3 shows the register states in each
processing mode.
Table 27.2 Register Configuration of FLCTL
Register Name
Abbreviation
R/W
P4 Address
Area 7 Address
Access
Size
Common control register
FLCMNCR
R/W
H'FFE9 0000
H'1FE9 0000
32
Command control register
FLCMDCR
R/W
H'FFE9 0004
H'1FE9 0004
32
Command code register
FLCMCDR
R/W
H'FFE9 0008
H'1FE9 0008
32
Address register
FLADR
R/W
H'FFE9 000C
H'1FE9 000C
32
Data register
FLDATAR
R/W
H'FFE9 0010
H'1FE9 0010
32
Data counter register
FLDTCNTR
R/W
H'FFE9 0014
H'1FE9 0014
32
Interrupt DMA control register
FLINTDMACR R/W
H'FFE9 0018
H'1FE9 0018
32
Ready busy timeout setting register FLBSYTMR R/W H'FFE9
001C
H'1FE9
001C 32
Ready busy timeout counter
FLBSYCNT
R
H'FFE9 0020
H'1FE9 0020
32
Data FIFO register
FLDTFIFO
R/W
H'FFE9 0024
H'1FE9 0024
32
Control code FIFO register
FLECFIFO
R/W
H'FFE9 0028
H'1FE9 0028
32
Transfer control register
FLTRCR
R/W
H'FFE9 002C
H'1FE9 002C
8
Table 27.3 Register States of FLCTL in Each Processing Mode
Register Abbreviation
Power-On Reset
Manual Reset
Module Standby Sleep
FLCMNCR
H'0000 0000
H'0000 0000
Retained
Retained
FLCMDCR
H'0000 0000
H'0000 0000
Retained
Retained
FLCMCDR
H'0000 0000
H'0000 0000
Retained
Retained
FLADR
H'0000 0000
H'0000 0000
Retained
Retained
FLDATAR
H'0000 0000
H'0000 0000
Retained
Retained
FLDTCNTR
H'0000 0000
H'0000 0000
Retained
Retained
FLINTDMACR
H'0000 0000
H'0000 0000
Retained
Retained
FLBSYTMR
H'0000 0000
H'0000 0000
Retained
Retained
FLBSYCNT
H'0000 0000
H'0000 0000
Retained
Retained
FLDTFIFO H'xxxx
xxxx
H'xxxx xxxx
Retained
Retained
FLECFIFO H'xxxx
xxxx
H'xxxx xxxx
Retained
Retained
FLTRCR H'00
H'00
Retained
Retained
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...