Rev.1.00 Dec. 13, 2005 Page xlix of l
Table 31.2
DC Characteristics (T
a
=
−
20 to 75°C /
−
40 to 85°C)......................................... 1156
Table 31.3
Permissible Output Currents ............................................................................... 1159
Table 31.4
Clock Timing ...................................................................................................... 1159
Table 31.5
Clock and Control Signal Timing ....................................................................... 1160
Table 31.6
Control Signal Timing ........................................................................................ 1163
Table 31.7
Bus Timing ......................................................................................................... 1164
Table 31.8
DDRIF Signal Timing ........................................................................................ 1182
Table 31.9
INTC Module Signal Timing.............................................................................. 1186
Table 31.10
PCIC Signal Timing (in PCIREQ/PCIGNT Non-Port Mode) (1)................... 1188
Table 31.11
DMAC Module Signal Timing ....................................................................... 1190
Table 31.12
TMU Module Signal Timing .......................................................................... 1191
Table 31.13
CMT Module Signal Timing .......................................................................... 1192
Table 31.14
SCIF Module Signal Timing........................................................................... 1193
Table 31.15
SIOF Module Signal Timing .......................................................................... 1195
Table 31.16
HSPI Module Signal Timing .......................................................................... 1199
Table 31.17
MMCIF Module Signal Timing...................................................................... 1201
Table 31.18
HAC Interface Module Signal Timing............................................................ 1203
Table 31.19
SSI Interface Module Signal Timing .............................................................. 1205
Table 31.20
FLCTL Module Signal Timing....................................................................... 1207
Table 31.21
GPIO Signal Timing ....................................................................................... 1211
Table 31.22
H-UDI Module Signal Timing........................................................................ 1212
Appendix
Table F.1
Clock Operating Modes with External Pin Combination.................................... 1256
Table F.2
Area 0 Memory Map and Bus Width.................................................................. 1256
Table F.3
Endian................................................................................................................. 1256
Table F.4
PCI Mode............................................................................................................ 1257
Table F.5
Clock Input ......................................................................................................... 1257
Table F.6
Mode Control...................................................................................................... 1257
Table G.1
Pin states in Reset, Power-Down State, and Bus-Released State........................ 1258
Table G.2
Treatment of Unused Pins................................................................................... 1267
Table I.1
Register Configuration........................................................................................ 1276
Table J.1
SH7780 Product Lineup...................................................................................... 1277
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...