Section 31 Electrical Characteristics
Rev.1.00 Dec. 13, 2005 Page 1155 of 1286
REJ09B0158-0100
Section 31 Electrical Characteristics
31.1
Absolute Maximum Ratings
Table 31.1 Absolute Maximum Ratings
*1, *2
Item Symbol
Value Unit
V
DDQ
V
DD-RTC
−
0.3 to 4.6
I/O, RTC, DDRIF power supply
voltage
V
CCQ-DDR
−
0.3 to 3.6
V
V
DD
V
DD-PLL1/2/3
Internal power supply voltage
V
DD-DLL1/2
−
0.3 to 1.8
V
V
in
−
0.3 to V
DDQ
+ 0.3
*
3
Input voltage
V
in-DDR
−
0.3 to V
CCQ-DDR
+ 0.3
*
3
V
Operating temperature
T
opr
−
20 to 75
−
40 to 85
*
4
°
C
Storage temperature
T
stg
−
55 to 125
°
C
Notes: 1. The LSI may be permanently damaged if the maximum ratings are exceeded.
2. The LSI may be permanently damaged if any of the V
SS
pins are not connected to GND.
3. The upper limit of the input voltage must not exceed the power supply voltage.
4. R8A77800ADBG (V) only (code "V" indicates Lead Free product).
5. For the powering-on and powering-off sequence, see Appendix H, Turning On and Off
Power Supply.
6. It is prohibited to input signals to the following seven pins immediately after power-on
reset because the initial states of these pins are port outputs.
-
DACK0
/MODE0 (GPIO port L3 pin output)
-
DACK1
/MODE1 (GPIO port L2 pin output)
-
DRAK0
/MODE2 (GPIO port L1 pin output)
-
DRAK1
/MODE7 (GPIO port L0 pin output)
-
DRAK2
/
CE2A
/AUDCK (GPIO port K1 pin output)
-
DRAK3
/
CE2B
/AUDSYNC (GPIO port K0 pin output)
- SCIF0_TXD/HSPI_TX/
FWE
/MODE8 (GPIO port H3 pin output)
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...