Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 250 of 1286
REJ09B0158-0100
FLTRQ0:
FLCTL data FIFO transfer request interrupt
FLTRQ1:
FLCTL control code FIFO transfer request interrupt
10.2 Input/Output
Pins
Table 10.2 shows the pin configuration.
Table 10.2 INTC Pin Configuration
Pin Name
Function
I/O
Description
NMI Nonmaskable
interrupt
input pin
Input
Nonmaskable interrupt request signal
input
IRQ/IRL3 to
IRQ/IRL0
Input
Interrupt request signal input
IRL [3:0] 4-bit level-encoded interrupt
input when ICR0.IRLM0 = 0; IRQ3 to
IRQ0 individual pin interrupt input
when ICR0.IRLM0 = 1
IRQ/
IRL7
to
IRQ/
IRL4
*
1
External interrupt input pin
Input
Interrupt request signal input
IRL [7:4] 4-bit level-encoded interrupt
input when ICR0.IRLM1 = 0; IRQ7 to
IRQ4 individual pin interrupt input
when ICR0.IRLM1 = 1
IRQOUT
*
2
Interrupt request output
Output
Indicates that an interrupt request
has been generated
This pin is asserted even if the CPU
does not accept the interrupt request,
except if the interrupt is masked,
when it is not asserted at all.
Notes: 1. These pins are multiplexed with the FLCTL, MODE control, and GPIO pins.
2. This pin is multiplexed with the DMAC, H-UDI and GPIO pin.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...