Rev.1.00 Dec. 13, 2005 Page xxiv of l
27.3.4
Address Register (FLADR) ................................................................................ 1030
27.3.5
Data Counter Register (FLDTCNTR) ................................................................ 1032
27.3.6
Data Register (FLDATAR) ................................................................................ 1033
27.3.7
Interrupt DMA Control Register (FLINTDMACR) ........................................... 1034
27.3.8
Ready Busy Timeout Setting Register (FLBSYTMR) ....................................... 1039
27.3.9
Ready Busy Timeout Counter (FLBSYCNT)..................................................... 1040
27.3.10
Data FIFO Register (FLDTFIFO)....................................................................... 1041
27.3.11
Control Code FIFO Register (FLECFIFO)......................................................... 1042
27.3.12
Transfer Control Register (FLTRCR)................................................................. 1043
27.4
Operation ......................................................................................................................... 1044
27.4.1
Operating Modes ................................................................................................ 1044
27.4.2
Command Access Mode ..................................................................................... 1044
27.4.3
Sector Access Mode ........................................................................................... 1046
27.4.4
ECC Error Correction ......................................................................................... 1048
27.4.5
Status Read ......................................................................................................... 1049
27.5
Example of Register Setting ............................................................................................ 1050
27.6
Interrupt Sources.............................................................................................................. 1053
27.7
DMA Transfer Specifications .......................................................................................... 1053
Section 28 General Purpose I/O (GPIO) ......................................................... 1055
28.1
Features............................................................................................................................ 1055
28.2
Register Descriptions ....................................................................................................... 1060
28.2.1
Port A Control Register (PACR) ........................................................................ 1063
28.2.2
Port B Control Register (PBCR)......................................................................... 1064
28.2.3
Port C Control Register (PCCR)......................................................................... 1066
28.2.4
Port D Control Register (PDCR) ........................................................................ 1067
28.2.5
Port E Control Register (PECR) ......................................................................... 1069
28.2.6
Port F Control Register (PFCR).......................................................................... 1070
28.2.7
Port G Control Register (PGCR) ........................................................................ 1072
28.2.8
Port H Control Register (PHCR) ........................................................................ 1074
28.2.9
Port J Control Register (PJCR) ........................................................................... 1075
28.2.10
Port K Control Register (PKCR) ........................................................................ 1077
28.2.11
Port L Control Register (PLCR) ......................................................................... 1079
28.2.12
Port M Control Register (PMCR) ....................................................................... 1080
28.2.13
Port A Data Register (PADR)............................................................................. 1081
28.2.14
Port B Data Register (PBDR) ............................................................................. 1081
28.2.15
Port C Data Register (PCDR) ............................................................................. 1082
28.2.16
Port D Data Register (PDDR)............................................................................. 1082
28.2.17
Port E Data Register (PEDR).............................................................................. 1083
28.2.18
Port F Data Register (PFDR) .............................................................................. 1084
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...