Section 14 Direct Memory Access Controller (DMAC)
Rev.1.00 Dec. 13, 2005 Page 561 of 1286
REJ09B0158-0100
14.3 Register
Descriptions
Table 14.2 shows the configuration of registers of the DMAC. Table 14.3 shows the register states
in each processing mode.
Table 14.2 Register Configuration of DMAC
Channel Name
Abbrev.
R/W
P4 Address
Area 7 Address
Access
Size
*
3
0
DMA source address register 0
SAR0
R/W
H'FC80 8020
H'1C80 8020
32
DMA destination address register 0
DAR0
R/W
H'FC80 8024
H'1C80 8024
32
DMA transfer count register 0
TCR0
R/W
H'FC80 8028
H'1C80 8028
32
DMA channel control register 0
CHCR0
R/W
*
1
H'FC80 802C
H'1C80 802C
32
1
DMA source address register 1
SAR1
R/W
H'FC80 8030
H'1C80 8030
32
DMA destination address register 1
DAR1
R/W
H'FC80 8034
H'1C80 8034
32
DMA transfer count register 1
TCR1
R/W
H'FC80 8038
H'1C80 8038
32
DMA channel control register 1
CHCR1
R/W
*
1
H'FC80 803C
H'1C80 803C
32
2
DMA source address register 2
SAR2
R/W
H'FC80 8040
H'1C80 8040
32
DMA destination address register 2
DAR2
R/W
H'FC80 8044
H'1C80 8044
32
DMA transfer count register 2
TCR2
R/W
H'FC80 8048
H'1C80 8048
32
DMA channel control register 2
CHCR2
R/W
*
1
H'FC80 804C
H'1C80 804C
32
3
DMA source address register 3
SAR3
R/W
H'FC80 8050
H'1C80 8050
32
DMA destination address register 3
DAR3
R/W
H'FC80 8054
H'1C80 8054
32
DMA transfer count register 3
TCR3
R/W
H'FC80 8058
H'1C80 8058
32
DMA channel control register 3
CHCR3
R/W
*
1
H'FC80 805C
H'1C80 805C
32
0 to 5
DMA operation register 0
DMAOR0
R/W
*
2
H'FC80 8060
H'1C80 8060
16
4
DMA source address register 4
SAR4
R/W
H'FC80 8070
H'1C80 8070
32
DMA destination address register 4
DAR4
R/W
H'FC80 8074
H'1C80 8074
32
DMA transfer count register 4
TCR4
R/W
H'FC80 8078
H'1C80 8078
32
DMA channel control register 4
CHCR4
R/W
*
1
H'FC80 807C
H'1C80 807C
32
5
DMA source address register 5
SAR5
R/W
H'FC80 8080
H'1C80 8080
32
DMA destination address register 5
DAR5
R/W
H'FC80 8084
H'1C80 8084
32
DMA transfer count register 5
TCR5
R/W
H'FC80 8088
H'1C80 8088
32
DMA channel control register 5
CHCR5
R/W
*
1
H'FC80 808C
H'1C80 808C
32
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...