Section 28 General Purpose I/O (GPIO)
Rev.1.00 Dec. 13, 2005 Page 1081 of 1286
REJ09B0158-0100
28.2.13 Port A Data Register (PADR)
PADR is an 8-bit readable/writable register that stores port A data.
0
1
2
3
4
5
6
7
0
0
0
0
0
0
0
0
PA0DT
PA1DT
PA2DT
PA3DT
PA4DT
PA5DT
PA6DT
PA7DT
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
value
R/W
Description
7 PA7DT
0 R/W
6 PA6DT
0 R/W
5 PA5DT
0 R/W
4 PA4DT
0 R/W
3 PA3DT
0 R/W
2 PA2DT
0 R/W
1 PA1DT
0 R/W
0 PA0DT
0 R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the value of this
corresponding register will be read out. When the pin
functions as a general input port, if the port is read, the
status of the corresponding pin will be read out.
28.2.14 Port B Data Register (PBDR)
PBDR is an 8-bit readable/writable register that stores port B data.
0
1
2
3
4
5
6
7
0
0
0
0
0
0
0
0
PB0DT
PB1DT
PB2DT
PB3DT
PB4DT
PB5DT
PB6DT
PB7DT
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
value R/W Description
7 PB7DT
0 R/W
6 PB6DT
0 R/W
5 PB5DT
0 R/W
4 PB4DT
0 R/W
3 PB3DT
0 R/W
2 PB2DT
0 R/W
1 PB1DT
0 R/W
0 PB0DT
0 R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the value of this
corresponding register will be read out. When the pin
functions as a general input port, if the port is read, the
status of the corresponding pin will be read out.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...