Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 398 of 1286
REJ09B0158-0100
If a DMA transfer is executed for the space that the source address is in the LBSC space and the
destination address is out of the LBSC space and the LCKN bit in CHCR is cleared to 0, the bus is
not released after the DMA write access is ended even if the bus release signal (
BREQ
) is asserted.
And then execute read or write access to any address of the LBSC space from the CPU, the bus is
released after the access. This procedure does not need when the LCKN bit is set to 0.
If a DMA transfer is executed for the space that the source address is out of the LBSC space and
the destination address is in the LBSC space and the LCKN bit in CHCR is cleared to 0, the bus is
released in the cycle between read access and write access.
CSn
BREQ
BACK
DMAC CHCR LCKN = 0, Source address: LBSC space, Destination address: LBSC space
DMA read access
to the LBSC space
DMA write access
to the LBSC space
CSn
BREQ
BACK
DMAC CHCR LCKN = 0, Source address: LBSC space, Destination address: not LBSC space
DMA read access
to the LBSC space
CPU access
to the LBSC space
DMA write access
to other than the LBSC space
DMA read access
to other than the LBSC space
CSn
BREQ
BACK
DMAC CHCR LCKN = 0, Source address: not LBSC space, Destination address: LBSC space
DMA write access
to the LBSC space
Figure 11.36 Example of the Bus Release Restraint by the DMAC CHCR LCKN bit
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...