Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 370 of 1286
REJ09B0158-0100
11.5.4
Burst ROM (Clock Asynchronous) Interface
Setting the TYPE bit in CSnBCR (n = 0 to 2 and 4 to 6) to 010 allows a burst ROM (clock
asynchronous memory) to be connected to areas 0 to 2 and 4 to 6. The burst ROM interface
provides high-speed access to ROM that has a burst access function. The burst access timing of
burst ROM is shown in figure 11.11. The wait cycle is set to 0 cycle. Although the access is
similar to that of the SRAM interface, only the address is changed when the first cycle ends and
then the next access is started. When 8-bit ROM is used, the number of consecutive accesses can
be set as 4, 8, 16, or 32 through bits BST2 to BST0 in CSnBCR (n = 0 to 2 and 4 to 6). Similarly,
when 16-bit ROM is used, 4, 8 or 16 accesses can be set; when 32-bit ROM is used, 4 or 8
accesses can be set.
The
RDY
signal is always sampled when one or more wait cycles are set.
Even when no wait is specified in the burst ROM settings, two access cycles are inserted in the
second and subsequent accesses as shown in figure 11.12.
A writing operation for this interface is performed in the same way as for the SRAM interface.
In a 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus
width. The first access is performed on the data for which there was an access request, and the
remaining accesses are performed in wraparound method according to the set bus width. The burst
access is stopped once (negate the
RD
) at the address boundary which is a bus width
(CSnBCR.SZ) x burst length (CSnBCR.BST) address and then the access is resumed by the
settings of CSnWCR. The bus is not released during this transfer.
Figure 11.13 shows the timing chart when the burst ROM is used and setup/hold is specified by
CSnWCR.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...