Section 19 Compare Match Timer (CMT)
Rev.1.00 Dec. 13, 2005 Page 686 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
15, 14
CC3
All 0
R/W
Timer Clock Control Channel 3
These bits specify the clock input for the 16-bit timer in
channel 3.
*
00: Clock for timer 3 is 1/32 of peripheral clock (Pck)
01: Clock for timer 3 is 1/128 of peripheral clock (Pck)
10: Clock for timer 3 is 1/512 of peripheral clock (Pck)
11: Clock for timer 3 is 1/1024 of peripheral clock (Pck)
The clock which divided from the peripheral clock (Pck)
is the timer/counter resolution.
13, 12
CC2
All 0
R/W
Timer Clock Control Channel 2
These bits specify the clock input for the 16-bit timer in
channel 2.
*
00: Clock for timer 2 is 1/32 of peripheral clock (Pck)
01: Clock for timer 2 is 1/128 of peripheral clock (Pck)
10: Clock for timer 2 is 1/512 of peripheral clock (Pck)
11: Clock for timer 2 is 1/1024 of peripheral clock (Pck)
The clock which divided from the peripheral clock (Pck)
is the timer/counter resolution.
11, 10
CC1
All 0
R/W
Timer Clock Control Channel 1
These bits specify the clock input for the 16-bit
timer/counter in channel 1.
*
00: Clock for timer 1 is 1/32 of peripheral clock (Pck)
01: Clock for timer 1 is 1/128 of peripheral clock (Pck)
10: Clock for timer 1 is 1/512 of peripheral clock (Pck)
11: Clock for timer 1 is 1/1024 of peripheral clock (Pck)
Set the same value as the CC0 bit when using 16-bit
input capture mode.
Set the same value as the CC0 bit when using 16-bit
input capture mode.
The clock which divided from the peripheral clock (Pck)
is the timer/counter resolution.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...