Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 244 of 1286
REJ09B0158-0100
8
NMI
IRQ/
IRL7
to
IRQ/
IRL0
IRQ/
IRL7
and GPIO
Port E6 are
multiplexed
GPIO Port
E6 to E0
H1, H0
J0
K5, K4
IRQOUT
12
*
SR.IMASK
NMI
Input control
(noise canseler,
detection)
Output control
Compar
ator
Compar
ator
IRL
IRQ
INTPRI
GPIO Interrupt
request
Priority
determination
USERIMASK.UIMASK
CPU Exception
Handling
Interrupt
acceptance
ICR0, ICR1
Bus interface
Priority
determination
Bus interface
Peripheral bus
PCIC
Peripheral
Module
On-chip module
Note: The following modules can issue peripheral module Interrupts:
WDT, RTC, TMU, SCIF, CMT, HAC, SIOF, HSPI, MMCIF, SSI, FLCTL, H-UDI
DMAC
Interrupt requests
Interrupt requests
Interrupt requests
INT2GPIC
INT2PRI0 to INT2PRI7
INT2PRII
INTC
[Legend]
CMT:
DMAC:
FLCTL:
HAC:
HSPI:
H-UDI:
ICR0, ICR1:
INTPRI:
INT2PRI0 to
INT2PRI7:
INT2GPIC:
Compare Match Timer (Timer/Counter )
Direct Memory Access Controller
NAND Flash Memory Controller
Audio Codec Interface
Serial Protocol Interface
User Debugging Interface
Interrupt Control Register 0, 1
Interrupt Priority Level Setting Register
Interrupt Priority Register 0 to 7
GPIO Interrupt Set Register
MMCIF:
PCIC:
RTC:
SCIF:
SIOF:
SR.IMASK:
SSI:
TMU:
USERIMASK.
UIMASK:
WDT:
Multimedia Card Interface
PCI Controller
Realtime Clock
Serial Communication Interface with FIFO
Serial I/O with FIFO
Status Register. IMASK bit
Serial Sound Interface
Timer Unit
User Interrupt Mask Level Register. UIMASK bit
Watch Dog Timer
Figure 10.1 Block Diagram of INTC
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...