Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 305 of 1286
REJ09B0158-0100
Interrupt Source
INTEVT
Code
Interrupt
Priority
Mask/Clear
Register & Bit
Interrupt
Source
Register
Detail
Source
Register
Priority
within
Sets of
Sources
Default
Priority
H-UDI H-UDII
H'600 INT2PRI3
[28:24]
INT2MSKR[7]
INT2MSKCR[7]
INT2A0[7]
INT2A1[7]
High
DMAC(0) DMINT0
*
H'640
INT2B3[0]
High
DMINT1
*
H'660
INT2PRI3
[20:16]
INT2MSKR[8]
INT2MSKCR[8]
INT2A0[8]
INT2A1[8]
INT2B3[1]
DMINT2
*
H'680
INT2B3[2]
DMINT3
*
H'6A0
INT2B3[3]
DMAE (ch0 to 5)
*
H'6C0
INT2B3[12]
DMAE (ch6 to 11)
*
INT2B3[13]
Low
SCIF-ch0 ERI0
*
H'700
INT2B2[0]
High
RXI0
*
H'720
INT2PRI2
[28:24]
INT2MSKR[3]
INT2MSKCR[3]
INT2A0[3]
INT2A1[3]
INT2B2[1]
BRI0
*
H'740
INT2B2[2]
TXI0
*
H'760
INT2B2[3]
Low
DMAC(0) DMINT4
*
H'780
INT2B3[4]
High
DMINT5
*
H'7A0
INT2PRI3
[20:16]
INT2MSKR[8]
INT2MSKCR[8]
INT2A0[8]
INT2A1[8]
INT2B3[5] Low
DMAC(1) DMINT6
*
H'7C0
INT2B3[6]
High
DMINT7
*
H'7E0
INT2PRI3
[12:8]
INT2MSKR[9]
INT2MSKCR[9]
INT2A0[9]
INT2A1[9]
INT2B3[7] Low
CTM CMTI
H'900
INT2PRI4
[28:24]
INT2MSKR[12]
INT2MSKCR[12]
INT2A0[12]
INT2A1[12]
HAC HACI
H'980
INT2PRI4
[20:16]
INT2MSKR[13]
INT2MSKCR[13]
INT2A0[13]
INT2A1[13]
PCIC(0) PCISERR
H'A00 INT2PRI4
[12:8]
INT2MSKR[14]
INT2MSKCR[14]
INT2A0[14]
INT2A1[14]
INT2B4[0]
PCIC(1) PCIINTA
H'A20 INT2PRI4
[4:0]
INT2MSKR[15]
INT2MSKCR[15]
INT2A0[15]
INT2A1[15]
INT2B4[1]
PCIC(2) PCIINTB
H'A40 INT2PRI5
[28:24]
INT2MSKR[16]
INT2MSKCR[16]
INT2A0[16]
INT2A1[16]
INT2B4[2]
PCIC(3) PCIINTC
H'A60 INT2PRI5
[20:16]
INT2MSKR[17]
INT2MSKCR[17]
INT2A0[17]
INT2A1[17]
INT2B4[3]
PCIC(4) PCIINTD
H'A80 INT2PRI5
[12:8]
INT2MSKR[18]
INT2MSKCR[18]
INT2A0[18]
INT2A1[18]
INT2B4[4]
Low
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...