Appendix
Rev.1.00 Dec. 13, 2005 Page 1256 of 1286
REJ09B0158-0100
F.
Mode Pin Settings
The MODE8–MODE0 pin values are input in the event of a power-on reset via the
PRESET
pin.
[Legend]
H: High level input
L: Low level input
Table F.1
Clock Operating Modes with External Pin Combination
Pin Value
Frequency
(vs. Input Clock)
Clock
Operating
Mode
MODE
7, 2
MODE
1
MODE
0
PLL1
PLL2
CPU
Clock
(Ick)
Super-
Hyway
Clock
(SHck)
Peripheral
Clock
(Pck)
DDR
Clock
(DDRck)
Bus
Clock
(Bck)
FRQCR Initial
Value
0 L
On
×
12
×
6
×
3/2
×
24/5
×
3 H'1023
3335
1
L
H On
×
12
×
6
×
1
×
24/5
×
2 H'1024
4336
2 L
On
×
12
×
6
×
3/2
×
24/5
×
3/2 H'1025
5335
3
LL
H
H On
×
12
×
6
×
1
×
24/5
×
1 H'1026
6336
12 HH
L
L
On
×
12
×
4
×
1
×
4
×
2 H'1044
4346
Table F.2
Area 0 Memory Map and Bus Width
Pin Value
MODE4
MODE3
Memory Interface
Bus Width
L
L
MPX interface
32 bits
H
SRAM interface
8 bits
H
L
SRAM interface
16 bits
H
SRAM interface
32 bits
Table F.3
Endian
Pin Value
MODE5 Endian
L Big
endian
H Little
endian
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...