Appendix
Rev.1.00 Dec. 13, 2005 Page 1258 of 1286
REJ09B0158-0100
G. Pin
Functions
G.1 Pin
States
Table G.1
Pin states in Reset, Power-Down State, and Bus-Released State
Reset
Pin Name
(LSI level)
Pin Name
(Module level)
Related
Module I/O
Power
-on Manual Sleep
Module
Standby
Bus
Release
A[25:0] A[25:0]
LBSC
O
PZ
*
1
PZ/Z O
PZ/Z
D[31:24] D[31:24]
(default)
LBSC I/O Z
PZ/Z PZ/Z
PZ/Z
PortF[7:0]
GPIO
I/O
PI/I/O
PI/I/O
PI/I/O
D[23:16] D[23:16]
(default)
LBSC I/O Z
PZ/Z PZ/Z
PZ/Z
Port
G[7:0]
GPIO
I/O
PI/I/O
PI/I/O
PI/I/O
D[15:0] D[15:0]
LBSC
I/O
Z
PZ/Z
PZ/Z
PZ/Z
CS[2:0]
,
CS[6:4]
CS[2:0]
,
CS[6:4]
LBSC
O
H
H
O
PZ/Z
BACK
Port
M0
(default)
GPIO I/O
PI
*
2
PI/I/O
PI/I/O
PI/I/O
BACK
LBSC
O
H O
O
BREQ
Port
M1
(default)
GPIO I/O
PI
*
2
PI/I/O
PI/I/O
PI/I/O
BREQ
LBSC
I
I I
I
BS
BS
LBSC
O
H
H
O
PZ/Z
R/
W
R/
W
LBSC
O
H
H
O
PZ/Z
RD
/
FRAME
RD
/
FRAME
LBSC O H O O
PZ/Z/O
RDY
RDY
LBSC
I
Z
PI/I
PI/I
PI/I
WE0
/
REG
WE0
/
REG
LBSC
O
H O O
PZ/Z/O
WE1
WE1
LBSC
O
H
O
O
PZ/Z/O
WE2
/
IORD
WE2
/
IORD
LBSC
O
H O O
PZ/Z/O
WE3
/
IOWR
WE3
/
IOWR
LBSC
O H O O
PZ/Z/O
DACK0
/MODE0 MODE0
(POR) CPG
I
I
Port
L3
*
3
(default)
GPIO O
O O
O
DACK0
DMAC
O
O O K
O
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...