Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 380 of 1286
REJ09B0158-0100
(2) I/O Card Interface Timing
Figures 11.18 and 11.19 show the timing for the PCMCIA I/O card interface.
When accessing a PCMCIA card via the I/O card interface, it is possible to perform dynamic
sizing of the I/O bus width using the
IOIS16
pin. With the 16-bit bus width selected, if the
IOIS16
signal is high during the word-size I/O bus cycle, the I/O port is recognized as eight bits in bus
width. In this case, a data access for only eight bits is performed in the I/O bus cycle being
executed, and this is automatically followed by a data access for the remaining eight bits. Dynamic
bus sizing is also performed for byte-size access to address 2n
+
1.
Figure 11.20 shows the basic timing for dynamic bus sizing.
CLKOUT
T
pci1
T
pci2
A25 to A0
R/
W
CExx
IORD
(read)
D15 to D0
(read)
IOWR
(write)
D15 to D0
(write)
BS
DACK
REG
(
WE0
)
Figure 11.18 Basic Timing for PCMCIA I/O Card Interface
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...