Appendix
Rev.1.00 Dec. 13, 2005 Page 1237 of 1286
REJ09B0158-0100
Physical
Address
Register Name
Abbreviation
Initial Value
R/W
Access
Size Module
H'FF20 0000
Match condition setting
register 0
CBR0 H'2000
0000
R/W
32
UBC
H'FF20 0004
Match operation setting
register 0
CRR0 H'0000
2000
R/W
32
UBC
H'FF20 0008
Match address setting
register 0
CAR0 H'xxxx
xxxx
R/W
32
UBC
H'FF20 000C
Match address mask
setting register 0
CAMR0 H'xxxx
xxxx
R/W
32
UBC
H'FF20 0010 to
H’FF20 001F
Reserved (16 bytes)
H'FF20 0020
Match condition setting
register 1
CBR1 H'2000
0000
R/W
32
UBC
H'FF20 0024
Match operation setting
register 1
CRR1 H'0000
2000
R/W
32
UBC
H'FF20 0028
Match address setting
register 1
CAR1 H'xxxx
xxxx
R/W
32
UBC
H'FF20 002C
Match address mask
setting register 1
CAMR1 H'xxxx
xxxx
R/W
32
UBC
H'FF20 0030
Match data setting
register 1
CDR1 H'xxxx
xxxx
R/W
32
UBC
H'FF20 0034
Match data mask setting
register 1
CDMR1 H'xxxx
xxxx
R/W
32
UBC
H'FF20 0038
Execution count break
register 1
CETR1 H'xxxx
xxxx
R/W
32
UBC
H'FF20 003C to
H’FF20 05FF
Reserved (1,476 bytes)
Physical
Address
Register Name
Abbreviation
Initial Value
R/W
Access
Size Module
H'FF20 0600
Channel match flag register CCMFR
H'0000 0000
R/W
32
UBC
H'FF20 0604 to
H'FF20 061F
Reserved (28 bytes)
H'FF20 0620
Break control register
CBCR
H'0000 0000
R/W
32
UBC
H'FF20 0624 to
H'FF2E FFFF
Reserved
(981,468bytes)
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...