Section 30 User Debugging Interface (H-UDI)
Rev.1.00 Dec. 13, 2005 Page 1150 of 1286
REJ09B0158-0100
Number Pin
Name
I/O
*
Number
Pin
Name
I/O
*
85 IRQ/
IRL0
Control
58 TCLK/
IOIS16
84 IRQ/
IRL0
Input
57 TCLK/
IOIS16
83 IRQ/
IRL1
Output
56
SCIF0_TXD/HSPI_TX/
FWE
/MODE8
Output
82 IRQ/
IRL1
Control
55
SCIF0_TXD/HSPI_TX/
FWE
/MODE8
Control
81 IRQ/
IRL1
Input
54
SCIF0_TXD/HSPI_TX/
FWE
/MODE8
Input
80 IRQ/
IRL2
Output
53
SCIF0_RXD/HSPI_RX/FRB
Output
79 IRQ/
IRL2
Control
52
SCIF0_RXD/HSPI_RX/FRB
Control
78 IRQ/
IRL2
Input
51
SCIF0_RXD/HSPI_RX/FRB
Input
77 IRQ/
IRL3
Output
50
SCIF0_CTS
/
INTD
/FCLE Output
76 IRQ/
IRL3
Control
49
SCIF0_CTS
/
INTD
/FCLE Control
75 IRQ/
IRL3
Input
48
SCIF0_CTS
/
INTD
/FCLE Input
74 IRQ/
IRL4
/FD4/MODE3 Output
47
SCIF0_RTS
/
HSPI_CS
/
FSE
Output
73 IRQ/
IRL4
/FD4/MODE3 Control
46
SCIF0_RTS
/
HSPI_CS
/
FSE
Control
72 IRQ/
IRL4
/FD4/MODE3 Input
45
SCIF0_RTS
/
HSPI_CS
/
FSE
Input
71 IRQ/
IRL5
/FD5/MODE4 Output
44 SCIF1_SCK/MCCMD
Output
70 IRQ/
IRL5
/FD5/MODE4 Control
43 SCIF1_SCK/MCCMD
Control
69 IRQ/
IRL5
/FD5/MODE4 Input
42 SCIF1_SCK/MCCMD
Input
68 IRQ/
IRL6
/FD6/MODE6 Output
41
SCIF1_TXD/MCCLK/MODE5
Output
67 IRQ/
IRL6
/FD6/MODE6 Control
40
SCIF1_TXD/MCCLK/MODE5
Control
66 IRQ/
IRL6
/FD6/MODE6 Input
39
SCIF1_TXD/MCCLK/MODE5
Input
65 IRQ/
IRL7
/FD7 Output
38 SCIF1_RXD/MCDAT
Output
64 IRQ/
IRL7
/FD7 Control
37 SCIF1_RXD/MCDAT
Control
63 IRQ/
IRL7
/FD7 Input
36 SCIF1_RXD/MCDAT
Input
62 SCIF0_SCK/HSPI_CLK/
FRE
Output
35
SIOF_TXD/HAC_SDOUT/
SSI_SDATA
Output
61 SCIF0_SCK/HSPI_CLK/
FRE
Control
34
SIOF_TXD/HAC_SDOUT/
SSI_SDATA
Control
60 SCIF0_SCK/HSPI_CLK/
FRE
Input
33
SIOF_TXD/HAC_SDOUT/
SSI_SDATA
Input
59 TCLK/
IOIS16
32
SIOF_RXD/HAC_SDIN/
SSI_SCK
Output
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...