Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 340 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value
R/W Description
9, 8
SZ
11
R/W
*
Bus
Width
Specify the bus width. Set to 11 for the MPX interface,
and set to 10 or 11 for the byte control SRAM interface.
In CS0BCR, the external pins (MODE3 and MODE4)
are sampled at a power-on reset.
00: Reserved
01: 8 bits
10: 16 bits
11: 32 bits
Note:
*
Bits SZ in CS0BCR are read-only. The SZ bits
in CS0BCR are set to 11 when area 0 is set to
the MPX interface by the MODE3 and MODE4
pins.
7 RDSPL
0 R/W
RD
Hold Cycle
Specifies the number of cycles to be inserted into the
RD
assertion period to elongate the data hold time for
the read data sample timing. When setting this bit to 1,
specify the number of
RD
negation-
CSn
negation delay
cycles as 1 or more by setting the RDH bit in CSnWCR.
Also the
RD
negation-
CSn
negation delay cycle is
reduced by 1 cycle when this bit is set to 1 (Available
only when the SRAM interface or byte control SRAM
interface).
0: No hold cycle inserted
1: 1 hold cycle inserted
6 to 4
BW
111
R/W
Burst Pitch
When the burst ROM interface is used, these bits
specify the number of wait cycles to be inserted after
the second data access in a burst transfer.
000: No idle cycle inserted,
RDY
signal disabled
001: 1 idle cycle inserted,
RDY
signal enabled
010: 2 idle cycles inserted,
RDY
signal enabled
011: 3 idle cycles inserted,
RDY
signal enabled
100: 4 idle cycles inserted,
RDY
signal enabled
101: 5 idle cycles inserted,
RDY
signal enabled
110: 6 idle cycles inserted,
RDY
signal enabled
111: 7 idle cycles inserted,
RDY
signal enabled
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...