Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 490 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W
Description
7 APEDI
0
SH:
R/WC
PCI: R
Address Parity Error Detection Interrupt
Indicates an address parity error has been detected.
When both the PER and SERRE bits in the PCI
command register are set to 1, an address parity
error is detected.
0: Address parity error detection interrupt does not
occur
[Clear condition]
Write 1 to this bit (write clear).
1: Address parity error detection interrupt occurs
[Set condition]
When an address parity error detection interrupt
occurs.
6 SEDI
0
SH:
R/WC
PCI: R
SERR
Detection Interrupt
Indicates that the assertion of the
SERR
signal has
been detected when the PCIC operates in host bus
bridge mode.
0:
SERR
detection interrupt does not occur
[Clear condition]
Write 1 to this bit (write clear).
1:
SERR
detection interrupt occurs
[Set condition]
When a
SERR
detection interrupt occurs.
5 DPEITW
0
SH:
R/WC
PCI: R
Data Parity Error Interrupt for Target Write
Indicates that a data parity error has been detected
during a target write access (only detected when
PCICMD.PER is set to 1) when the PCIC functions
as a target.
0: Data parity error detection interrupt does not occur
[Clear condition]
Write 1 to this bit (write clear).
1: Data parity error detection interrupt occurs
[Set condition]
When a data parity error detection interrupt occurs.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...