Section 21 Serial Communication Interface with FIFO (SCIF)
Rev.1.00 Dec. 13, 2005 Page 740 of 1286
REJ09B0158-0100
21.3 Register
Descriptions
Table 21.2 shows the register configuration. Table 21.3 shows the register states in each
processing mode.
Table 21.2 Register Configuration
Ch. Register
Name
Abbrev.
R/W P4
Address
Area
7 Address
Size
Sync
Clock
0
Serial mode register 0
SCSMR0
R/W
H'FFE0 0000
H'1FE0 0000
16
Pck
Bit rate register 0
SCBRR0
R/W
H'FFE0 0004
H'1FE0 0004
8
Pck
Serial control register 0
SCSCR0
R/W
H'FFE0 0008
H'1FE0 0008
16
Pck
Transmit FIFO data register 0
SCFTDR0
W
H'FFE0 000C
H'1FE0 000C
8
Pck
Serial status register 0
SCFSR0
R/W
*
1
H'FFE0 0010
H'1FE0 0010
16
Pck
Receive FIFO data register 0
SCFRDR0
R
H'FFE0 0014
H'1FE0 0014
8
Pck
FIFO control register 0
SCFCR0
R/W
H'FFE0 0018
H'1FE0 0018
16
Pck
Transmit FIFO data count register 0 SCTFDR0
R
H'FFE0 001C
H'1FE0 001C
16
Pck
Receive FIFO data count register 0
SCRFDR0
R H'FFE0
0020 H'1FE0
0020 16 Pck
Serial port register 0
SCSPTR0
R/W
H'FFE0 0024
H'1FE0 0024
16
Pck
Line status register 0
SCLSR0
R/W
*
2
H'FFE0 0028
H'1FE0 0028
16
Pck
Serial error register 0
SCRER0
R
H'FFE0 002C
H'1FE0 002C
16
Pck
1
Serial mode register 1
SCSMR1
R/W
H'FFE1 0000
H'1FE1 0000
16
Pck
Bit rate register 1
SCBRR1
R/W
H'FFE1 0004
H'1FE1 0004
8
Pck
Serial control register 1
SCSCR1
R/W
H'FFE1 0008
H'1FE1 0008
16
Pck
Transmit FIFO data register 1
SCFTDR1
W
H'FFE1 000C
H'1FE1 000C
8
Pck
Serial status register 1
SCFSR1
R/W
*
1
H'FFE1 0010
H'1FE1 0010
16
Pck
Receive FIFO data register 1
SCFRDR1
R
H'FFE1 0014
H'1FE1 0014
8
Pck
FIFO control register 1
SCFCR1
R/W
H'FFE1 0018
H'1FE1 0018
16
Pck
Transmit FIFO data count register 1 SCTFDR1
R
H'FFE1 001C
H'1FE1 001C
16
Pck
Receive FIFO data count register 1
SCRFDR1
R H'FFE1
0020 H'1FE1
0020 16 Pck
Serial port register 1
SCSPTR1
R/W
H'FFE1 0024
H'1FE1 0024
16
Pck
Line status register 1
SCLSR1
R/W
*
2
H'FFE1 0028
H'1FE1 0028
16
Pck
Serial error register 1
SCRER1
R
H'FFE1 002C
H'1FE1 002C
16
Pck
Notes: 1. To clear the flags, 0s can only be written to bits 7 to 4, 1, and 0.
2. To clear the flag, 0 can only be written to bit 0.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...