Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 285 of 1286
REJ09B0158-0100
10.3.13 Interrupt Mask Clear Register (INT2MSKCR)
INT2MSKCR is a 32-bit write-only register used to clear mask settings in the interrupt mask
register. Setting a bit in this register to 1 clears the masking of the corresponding interrupt source.
The bits of this register are always read as 0.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R
R
R
Bit:
Initial value:
R/W:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
Table 10.9 shows the correspondence between bits in INT2MSKCR and interrupt mask clearing.
Table 10.9 Correspondence between Bits in INT2MSKCR and Interrupt Mask Clearing
Bit
Initial
Value R/W Target
Function
Description
31 to
26
All 0
R
(Reserved)
These bits are always read as 0.
The write value should always be
0.
25
0
R/W GPIO
Clears the GPIO interrupt masking
24
0
R/W FLCTL
Clears the FLCTL interrupt
masking
23
0
R/W SSI
Clears the SSI interrupt masking
22
0
R/W MMCIF
Clears the MMC interrupt masking
21
0
R/W HSPI
Clears the HSPI interrupt masking
20
0
R/W SIOF
Clears the SIOF interrupt masking
19
0
R/W PCIC (5)
Clears the PCIERR and PCIPWD3
to PCIPWD0 interrupts masking
Clears interrupt
masking for individual
modules.
[When reading]
Always 0
[When writing]
0: Invalid
1: Interrupt mask is
cleared
18
0
R/W PCIC (4)
Clears the PCIINTD interrupt
masking
17
0
R/W PCIC (3)
Clears the PCIINTC interrupt
masking
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...