Section 26 Serial Sound Interface (SSI) Module
Rev.1.00 Dec. 13, 2005 Page 988 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W Description
13
SCKP
0
R/W
Serial Clock Polarity
0: SSI_WS and SSI_SDATA change on falling
edge of SSI_SCK (sampled on rising edge of
SCK)
1: SSI_WS and SSI_SDATA change on rising
edge of SSI_SCK (sampled on falling edge of
SCK)
SCKP = 0
SCKP = 1
SSI_SDATA input sampling
timing in receive mode
(TRMD = 0)
SSI_SCK
rising edge
SSI_SCK
falling edge
SSI_SDATA output change
timing in transmit mode
(TRMD = 1)
SSI_SCK
falling edge
SSI_SCK
rising edge
SSI_WS input sampling in
slave mode (SWSD = 0)
SSI_SCK
rising edge
SSI_SCK
falling edge
SSI_WS output change
timing in master mode
(SWSD = 1)
SSI_SCK
falling edge
SSI_SCK
rising edge
12
SWSP
0
R/W
Serial WS Polarity
The function of this bit depends on whether the SSI
module is in non-compressed mode or compressed
mode.
CPEN = 0 (Non compressed mode):
0: SSI_WS is low for the first channel, high for the
second channel
1: SSI_WS is high for the first channel, low for the
second
channel
CPEN = 1 (Compressed mode):
0: SSI_WS is active high flow control. WS = high
means data should be transferred, low means
data should not be transferred.
1: SSI_WS is active low flow control. WS = low
means data should be transferred, high means
data should not be transferred.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...