Section 14 Direct Memory Access Controller (DMAC)
Rev.1.00 Dec. 13, 2005 Page 566 of 1286
REJ09B0158-0100
Channel Name
Abbrev.
Power-on Reset
by
PRESET
/WDT/
H-UDI
Manual Reset by
WDT/Multiple
Exceptions
Sleep by SLEEP
Instruction
Module
Standby
7
DMA transfer count register 7
TCR7
Undefined
Undefined
Retained
Retained
DMA channel control register 7 CHCR7
H'4000 0000
H'4000 0000
Retained
Retained
8
DMA source address register 8 SAR8 Undefined
Undefined
Retained
Retained
DMA destination address
register 8
DAR8 Undefined
Undefined
Retained
Retained
DMA transfer count register 8
TCR8
Undefined
Undefined
Retained
Retained
DMA channel control register 8 CHCR8
H'4000 0000
H'4000 0000
Retained
Retained
9
DMA source address register 9 SAR9 Undefined
Undefined
Retained
Retained
DMA destination address
register 9
DAR9 Undefined
Undefined
Retained
Retained
DMA transfer count register 9
TCR9
Undefined
Undefined
Retained
Retained
DMA channel control register 9 CHCR9
H'4000 0000
H'4000 0000
Retained
Retained
6 to 11
DMA operation register 1
DMAOR
1
Undefined Undefined
Retained Retained
10
DMA source address register
10
SAR10 Undefined
Undefined
Retained
Retained
DMA destination address
register 10
DAR10 Undefined
Undefined
Retained
Retained
DMA transfer count register 10 TCR10
Undefined
Undefined
Retained
Retained
DMA channel control register
10
CHCR10 H'4000 0000
H'4000 0000
Retained
Retained
11
DMA source address register
11
SAR11 Undefined
Undefined
Retained
Retained
DMA destination address
register 11
DAR11 Undefined
Undefined
Retained
Retained
DMA transfer count register 11 TCR11
Undefined
Undefined
Retained
Retained
DMA channel control register
11
CHCR11 H'4000 0000
H'4000 0000
Retained
Retained
6
DMA source address register
B6
SARB6 Undefined
Undefined
Retained
Retained
DMA destination address
register B6
DARB6 Undefined
Undefined
Retained
Retained
DMA transfer count register B6 TCRB6
Undefined
Undefined
Retained
Retained
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...