Section 10 Interrupt Controller (INTC)
Rev.1.00 Dec. 13, 2005 Page 288 of 1286
REJ09B0158-0100
INT2B1: Indicates detailed interrupt sources for the RTC.
Module Bit
Name
Detailed
Source
Description
31 to 3
(Reserved)
These bits are always
read as 0. Writing to these
bits is invalid.
2
CUI
RTC carry interrupt
1 PRI RTC
period
interrupt
RTC
0
ATI
RTC alarm interrupt
Indicates RTC interrupt sources.
This register indicates the RTC
interrupt sources even if the mask
setting for RTC interrupts has
been made in the interrupt mask
register.
INT2B2: Indicates detailed interrupt sources for the SCIF.
Module Bit
Name
Detailed
Source
Description
SCIF
31 to 8
(Reserved)
These bits are always
read as 0. Writing to these
bits is invalid.
7
TXI1
SCIF channel 1 transmit
FIFO data empty interrupt
6
BRI1
SCIF channel 1 break
interrupt or overrun error
interrupt
5
RXI1
SCIF channel 1 receive
FIFO data full interrupt or
receive data ready
interrupt
4
ERI1
SCIF channel 1 receive
error interrupt
3
TXI0
SCIF channel 0 transmit
FIFO data empty interrupt
2
BRI0
SCIF channel 0 break
interrupt or overrun error
interrupt
1
RXI0
SCIF channel 0 receive
FIFO data full interrupt or
receive data ready
interrupt
Indicates SCIF interrupt sources.
This register indicates the SCIF
interrupt sources even if the mask
setting for SCIF interrupts has
been made in the interrupt mask
register.
0
ERI0
SCIF channel 0 receive
error interrupt
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...