Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 329 of 1286
REJ09B0158-0100
11.4 Register
Descriptions
Table 11.7 shows the LBSC register configuration. Table 11.8 shows the register state in each
processing mode.
Table 11.7 Register Configuration
Register Name
Abbrev.
R/W
P4 Address
Area 7
Address
Access
Size
*
Memory Address Map Select Register MMSELR
R/W
H'FF40 0020
H'1F40 0020
32
Bus Control Register
BCR
R/W
H'FF80 1000
H'1F80 1000
32
CS0 Bus Control Register
CS0BCR
R/W
H'FF80 2000
H'1F80 2000
32
CS1 Bus Control Register
CS1BCR
R/W
H'FF80 2010
H'1F80 2010
32
CS2 Bus Control Register
CS2BCR
R/W
H'FF80 2020
H'1F80 2020
32
CS4 Bus Control Register
CS4BCR
R/W
H'FF80 2040
H'1F80 2040
32
CS5 Bus Control Register
CS5BCR
R/W
H'FF80 2050
H'1F80 2050
32
CS6 Bus Control Register
CS6BCR
R/W
H'FF80 2060
H'1F80 2060
32
CS0 Wait Control Register
CS0WCR
R/W
H'FF80 2008
H'1F80 2008
32
CS1 Wait Control Register
CS1WCR
R/W
H'FF80 2018
H'1F80 2018
32
CS2 Wait Control Register
CS2WCR
R/W
H'FF80 2028
H'1F80 2028
32
CS4 Wait Control Register
CS4WCR
R/W
H'FF80 2048
H'1F80 2048
32
CS5 Wait Control Register
CS5WCR
R/W
H'FF80 2058
H'1F80 2058
32
CS6 Wait Control Register
CS6WCR
R/W
H'FF80 2068
H'1F80 2068
32
CS5 PCMCIA Control Register
CS5PCR
R/W
H'FF80 2070
H'1F80 2070
32
CS6 PCMCIA Control Register
CS6PCR
R/W
H'FF80 2080
H'1F80 2080
32
Note:
*
Do not access registers with other than the designated access size.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...