Section 12 DDR-SDRAM Interface (DDRIF)
Rev.1.00 Dec. 13, 2005 Page 405 of 1286
REJ09B0158-0100
H'0000 0000
H'0400 0000
H'0800 0000
H'0C00 0000
H'1000 0000
H'1400 0000
H'1800 0000
H'1C00 0000
H'2000 0000
H'4000 0000
H'4400 0000
H'4800 0000
H'4C00 0000
H'5000 0000
H'5400 0000
H'5800 0000
H'5C00 0000
H'6000 0000
H'6400 0000
H'6800 0000
H'6C00 0000
H'7000 0000
H'7400 0000
H'7800 0000
H'7C00 0000
H'8000 0000
H'C000 0000
H'E000 0000
H'FFFF FFFF
Area 0 (LBSC)
Area 1 (LBSC)
Area 2 (LBSC/DDRIF)
Area 3 (DDRIF)
Area 4 (LBSC/DDRIF/PCIC)
Area 5 (LBSC/DDRIF)
Area 6 (LBSC)
Area 7 (reserved area)
(Undefined)
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-0
DDRIF-2
DDRIF-1
DDRIF-3
DDRIF-0
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-0
DDRIF-2
DDRIF-1
DDRIF-3
DDRIF-0
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-0
DDRIF-2
DDRIF-1
DDRIF-3
DDRIF-0
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-0
DDRIF-2
DDRIF-1
DDRIF-3
DDRIF-0
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-2
DDRIF-3
DDRIF-1
DDRIF-0
DDRIF-2
DDRIF-3
DDRIF-0
DDRIF-2
DDRIF-1
DDRIF-3
DDRIF-0
DDRIF-1
(Undefined)
DDR-SDRAM (DDRIF)
: Shadow
PCI (PCIC)
PCIC
PCIC
PCIC
PCIC
PCIC
(Internal resources)
LBSC
LBSC
LBSC
DDRIF-1
LBSC
LBSC
LBSC
LBSC
LBSC
LBSC
DDRIF-1
PCIC
LBSC
LBSC
LBSC
LBSC
DDRIF-0
DDRIF-1
LBSC
LBSC
LBSC
LBSC
LBSC
DDRIF-0
DDRIF-1
PCIC
LBSC
LBSC
LBSC
LBSC
DDRIF-0
DDRIF-1
DDRIF-2
DDRIF-3
LBSC
MMSELR. AREASEL[2:0]
*
B'000
29-bit physical
address space
(Normal mode)
32-bit physical
address space
(Extended mode)
Note: Memory Address Map Select Register (MMSELR) Area Select Bit (AREASEL)
For details, see section 11.4.1, Memory Address Map Select Register (MMSELR).
B'001
B'010
B'011
B'100
Figure 12.2 Physical Address Space of This LSI
12.3.2
Memory Data Bus Width
The data bus width of the DDRIF is 32 bits.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...