Section 12 DDR-SDRAM Interface (DDRIF)
Rev.1.00 Dec. 13, 2005 Page 426 of 1286
REJ09B0158-0100
12. Use SDMR to issue the MRS command, release the DLL reset (MA8 = low), and determine
the operating mode. In this case, use the settings for burst length, etc. that were specified in
step 10.
13. After the DLL is reset, wait for 200 cycles of the MCLK: normal memory access will then be
possible.
Ensure that the above SDMR settings, etc. of the SDRAM match the settings of the DDRIF
registers.
12.5.3 Supported
SDRAM Commands
Table 12.6 shows the SDRAM commands supported by the DDRIF.
Table 12.6 SDRAM Commands Issuable by DDRIF
Function Symbol
CKEn
−
1 CKEn
CS RAS
CAS
WE
MA13
to
MA11
AP
(MA10)
BA1
and
BA0
MA9 to
MA0
Device
deselect
DESELECT
H
X H X X X X X X X
No
operation
NOP H
X L H H H X X X X
Read
READ H
X L H L H V L V V
Read with auto precharge READA
H
X
L
H
L
H
V
H
V
V
Write
WRITE
H
X L H L L V L V V
Write with auto precharge WRITEA
H
X
L
H
L
L
V
H
V
V
Bank
activate
ACT H
X L L H H V V V V
Precharge
select
bank
PRE H
X L L H L X L V X
Precharge
all
banks PREALL
H
X L L H L X H X X
Auto
refresh
REFA H
H L L L H X X X X
Self-refresh entry from
IDLE
REFS H
L L L L H X X X X
Exit
self
refresh
REFSX
L
H H X X X X X X X
Enter
power
down
PWRDN
H
L H X X X X X X X
Exit
power
down
PWRDNX
L
H H X X X X X X X
Mode register set
MRS/
EMRS
H
X L L L L V V V V
[Legend]
H: High
level
L: Low
level
X: Don’t
care
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...