Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 468 of 1286
REJ09B0158-0100
(14) PCI Memory Base Address Register 0 (PCIMBAR0)
This register packages the memory space base address register of the PCI configuration register
that is prescribed with PCI local bus specification.
Refer to Section 13.4.4 (1), Accessing This LSI Address Space.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
ASI
LAT
LAP
MBA (lower)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
PCI R/W:
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
MBA (upper)
MBA (lower)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
SH R/W:
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PCI R/W:
Bit Bit
Name
Initial
Value R/W
Description
31 to 20 MBA
(upper)
H'000 SH:
R/W
PCI: R/W
Memory Space 0 Base Address (upper 12 bits)
Specifies the upper 12 bits of memory base address
that corresponds the local address space 0
(SuperHyway bus address space of this LSI).
Update value
PCILSR [28:20]
Address space Effective bit of
MBA
(upper)
0 0000 0000
1 Mbyte
[31:20]
0 0000 0001
2 Mbytes
[31:21]
0 0000 0011
4 Mbytes
[31:22]
|
|
|
0 1111 1111
256 Mbytes
[31:28]
1 1111 1111
512 Mbytes
[31:29]
19 to 4
MBA
(lower)
H'0000 SH:
R
PCI: R
Memory Space 0 Base Address (lower 16 bits)
These bits are fixed H'0000 by hardware.
3 LAP 0
SH:
R
PCI: R
Prefetch Control
Indicates whether or not local address space 0 is
prefetchable.
0: Not prefetchable
1: Prefetchable (not supported)
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...