Rev.1.00 Dec. 13, 2005 Page xlii of l
Figure 31.56 SSI Receive Timing (2)....................................................................................... 1206
Figure 31.57 Command Issue Timing of NAND-type Flash Memory ..................................... 1208
Figure 31.58 Address Issue Timing of NAND-type Flash Memory......................................... 1209
Figure 31.59 Data Read Timing of NAND-type Flash Memory .............................................. 1209
Figure 31.60 Data Write Timing of NAND-type Flash Memory ............................................. 1210
Figure 31.61 Status Read Timing of NAND-type Flash Memory ............................................ 1210
Figure 31.62 GPIO Timing....................................................................................................... 1211
Figure 31.63 TCK Input Timing............................................................................................... 1212
Figure 31.64
PRESET
Hold Timing......................................................................................... 1213
Figure 31.65 H-UDI Data Transfer Timing.............................................................................. 1213
Figure 31.66
ASEBRK
Pin Break Timing................................................................................ 1213
Figure 31.67 Output Load Circuit ............................................................................................ 1214
Figure 31.68 Load Capacitance-Delay Time ............................................................................ 1215
Appendix
Figure B.1 Instruction Prefetch................................................................................................. 1219
Figure E.1 Package Dimensions (449-Pin BGA) ..................................................................... 1255
Figure H.1 Sequence of Turning On and Off Power Supply .................................................... 1275
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...