Rev.1.00 Dec. 13, 2005 Page 1280 of 1286
REJ09B0158-0100
Double-precision floating-point
registers or single-precision
floating-point registers.............................. 38
Dual address mode.................................. 595
E
Effective address ...................................... 53
Endian..................................................... 352
ERI.......................................................... 793
Exception flow........................................ 104
Exception handling................................... 97
Exception/interrupt codes ....................... 102
Execution cycles....................................... 87
External Memory Space Map ................. 322
External request mode ............................ 588
F
Fixed mode ............................................. 592
Fixed-point transfer instructions............... 59
Floating-point control instructions ........... 70
Floating-point double-precision
instructions ............................................... 70
Floating-point graphics acceleration
instructions ............................................... 71
Floating-point registers....................... 35, 38
Floating-point single-precision
instructions ............................................... 69
FPU error................................................ 142
FPU exception ........................................ 123
FPU exception handling ......................... 142
FPU Exception sources........................... 142
G
General FPU disable exception .............. 120
General FPU disable exceptions
and slot FPU disable exceptions ............. 142
General illegal instruction exception ...... 118
General interrupt request......................... 125
General Purpose I/O (GPIO)................. 1055
General registers ....................................... 34
Geometric operation instructions............ 144
H
Hardware ITLB miss handling................ 175
H-UDI reset ............................................ 108
I
I/O card interface .................................... 372
IC memory card interface ....................... 372
Inexact exception .................................... 142
Initial page write exception............. 112, 182
Instruction address error ......................... 116
Instruction execution state ........................ 49
Instruction fetch cycle break................. 1122
Instruction set............................................ 51
Instruction TLB miss exception...... 111, 178
Instruction TLB multiple hit exception... 177
Instruction TLB multiple-hit exception .. 109
Instruction TLB protection
violation exception.......................... 114, 179
Intermittent mode 16............................... 598
Interrupt Controller (INTC) .................... 243
Interrupt Response Time......................... 311
Interrupts
TICPI .................................................. 674
TUNI................................................... 674
Invalid operation ..................................... 142
IRL Interrupts ......................................... 297
IRQ Interrupts......................................... 296
Issue rates.................................................. 87
ITLB ....................................................... 170
ITLB address array ................................. 184
ITLB data array....................................... 185
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...