Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 476 of 1286
REJ09B0158-0100
(25) PCI Power Management Capability Register (PCIPMC)
PCIPMCS is a 16-bit register that provides information on the capabilities of the power
management related functions. For details, refer to “PCI Bus Power Management Interface
Specification Revision 1.1 Chapter 3 PCI Power Management Interface”. This register must be set
during initializing the PCIC registers (PCICR.CFINIT = 0).
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
PMV
PMEC
DSI
D1S
D2S
PMCS
0
1
0
1
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R
R
R
R
R
R/W
R/W
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
PCI R/W:
Bit Bit
Name
Initial
Value R/W
Description
15 to 11 PMCS
00000 SH: R
PCI: R
PME_SUPPORT
This 5-bit field indicates the power states in which the
function may assert
PME
. A value of 0b for any bit
indicates that the function is not capable of asserting
the
PME
signal while in that power state.
Bit11: xxxx1 -
PME
can be asserted from D0
Bit12: xxx1x -
PME
can be asserted from D1
Bit13: xx1xx -
PME
can be asserted from D2
Bit14: x1xxx -
PME
can be asserted from D3 hot
Bit15: 1xxxx -
PME
can be asserted from D3 cold
Note: This LSI dose not have the
PME
pin.
10 D2S 0 SH:
R/W
PCI: R
When this bit is 1, This function supports the D2
power management state. When the D2 power
management state is not supported, this bit is read as
0.
9 D1S 0
SH:
R/W
PCI: R
When this bit is 1, This function supports the D1
power management state. When the D1 power
management state is not supported, this bit is read as
0.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...