Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 446 of 1286
REJ09B0158-0100
13.2 Input/Output
Pins
Table 13.1 shows the pin configuration of the PCIC.
Table 13.1 Input/Output Pins
Pin Name
PCI standard
signal name
I/O
Description
AD31 to AD0
*
1
AD[31:0]
I/O
(TRI)
PCI Address/Data Bus
Address and data buses are multiplexed. Each bus
transaction consists of an address phase followed by
one or more data phases.
CBE3 to CBE0 C/
BE[3:0]
I/O
(TRI)
PCI Command/Byte Enable
Bus command and byte enables are multiplexed.
These signals indicate the type of transaction during
the address phase and the byte enables during the
data phases.
PAR PAR I/O
(TRI)
PCI Parity
Generates/checks even parity across AD[31:0] and
CBE[3:0].
PCICLK CLK
Input
PCI
Clock
Provides timing for all transactions on the PCI bus.
PCIFRAME FRAME
I/O
(STRI)
PCI Frame
Current initiator drives this signal, which indicates the
start and duration or end of a transaction.
TRDY TRDY
I/O
(STRI)
PCI Target Ready
Selected target drives this signal, which indicates the
target is ready to execute a transaction. During a write,
this signal indicates that the target is ready to accept
data. During a read, this signal indicates that valid data
is present on the AD [31:0] lines.
IRDY IRDY
I/O
(STRI)
PCI Initiator Ready
The current bus master drives this signal. During a
write, this signal indicates that valid data is present on
the AD [31:0] lines. During a read, this signal indicates
that the master is ready to accept data.
STOP STOP
I/O
(STRI)
PCI Stop
Selected target drives this signal to stop the current
transaction.
LOCK LOCK
I/O
(STRI)
PCI Lock
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...