Section 11 Local Bus State Controller (LBSC)
Rev.1.00 Dec. 13, 2005 Page 372 of 1286
REJ09B0158-0100
T
AS1
T
1
T
S1
T
B1
T
B2
T
B2
T
B1
T
B2
T
B1
T
2
T
H1
T
AH1
CLKOUT
A25 to A5
A4 to A0
CSn
R/
W
RD
D31 to D0
DACKn
*
(read)
BS
RDY
Note:
*
When CSnBCR RDSPL is set to 1.
Figure 11.13 Burst ROM Wait Timing
11.5.5 PCMCIA
Interface
Areas 5 and 6 can be set to the IC memory card interface or I/O card interface, which is stipulated
in JEIDA specification version 4.2 (PCMCIA 2.1), by setting the TYPE bits in CS5BCR and
CS6BCR.
Since operation in big-endian mode is not explicitly stipulated in the JEIDA/PCMCIA standard,
this LSI supports the PCMCIA interface only in little-endian mode through little-endian mode
setting.
The PCMCIA interface can select the space property from among 8-bit common memory, 16-bit
common memory, 8-bit attribute memory, 16-bit attribute memory, 8-bit I/O space, 16-bit I/O
space, dynamic I/O bus sizing, and ATA complement mode by depending on the setting of
SAA[2:0] and SAB[2:0] bits in CSnPCR.
When the first half area is accessed, bit IW in CSnWCR (n = 5 or 6) and bits PCWA, TEDA, and
TEHA in CSnPCR (n = 5 or 6) are selected. When the second half area is accessed, bit IW in
CSnWCR (n = 5 or 6) and bits PCWB, TEDB, and TEHB in CSnPCR (n = 5 or 6) are selected.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...