Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 460 of 1286
REJ09B0158-0100
Bit Bit
Name
Initial
Value R/W
Description
13 RMA 0 SH:
R/WC
PCI: R/WC
Master Abort Receive Status
Indicates that the PCIC has terminated a transaction
with a master abort when the PCIC is a master.
0: PCIC has not terminated a transaction with a
master abort
1: PCIC has terminated a transaction with a master
abort
12 RTA 0 SH:
R/WC
PCI: R/WC
Target Abort Receive Status
Indicates that a transaction is terminated by a target
device with a target abort when the PCIC functions as
a master.
0: Transaction has not been terminated with a target
abort
1: Transaction has been terminated with a target abort
11 STA 0 SH:
R/WC
PCI: R/WC
Target Abort Execution Status
Indicates that the PCIC has terminated a transaction
with a target-abort when the PCIC functions as a
target.
0: PCIC has not terminated a transaction with a
target-abort
1: PCIC has terminated a transaction with target-abort
10, 9
DEVSEL
01
SH: R
PCI: R
DEVSEL Timing Status
Indicate the response timing status of the
DEVSEL
signal when the PCIC functions as a target.
00: Fast (not support)
01: Medium
10: Slow (not support)
11: Reserved
8 MDPE
0
SH:
R/WC
PCI: R/WC
Data parity error
Indicates that the PCIC has asserted the
PERR
signal
or detected the assertion of the
PERR
signal if the
PCIC functions as a master. Only when the parity
response bit has been set to 1, this bit is set to 1.
0: Data parity error has not been generated
1: Data parity error has been generated
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...