Section 19 Compare Match Timer (CMT)
Rev.1.00 Dec. 13, 2005 Page 688 of 1286
REJ09B0158-0100
19.3.4 Interrupt
Status Register (CMTIRQS)
CMTIRQS, once set, can only be cleared by a write. Writing 0 to these bits clears the interrupt
status bits. These conditions only create an interrupt if the relevant interrupt enable bit is set.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit:
Initial value:
R/W:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IE0
IE1
—
—
IC0
IC1
IC2
IC3
IO0
IO1
IO2
IO3
—
—
—
—
R/W
R/W
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
Value R/W Description
31 to 12 —
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
11
10
9
8
IO3
IO2
IO1
IO0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 Interrupt Overflow
A bit for each channel indicates if the up-counters or
updown-counters have wrapped i.e. overflowed from
H'FFFF to H'0000 or underflowed from H'0000 to
H'FFFF.
0: The counter is not overflowed or underflowed
1: The counter is overflowed or underflowed
7
6
5
4
IC3
IC2
IC1
IC0
0
0
0
0
R/W
R/W
R/W
R/W
Channel 3 to 0 Interrupt Compare
A bit for each channel indicates whether in timer mode,
the free-running timer has become equal to the channel
times.
0: Timer has not become equal to the channel time
value
1: Timer has become equal to the channel time value
3, 2
—
All 0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
1
0
IE1
IE0
0
0
R/W
R/W
Channel 1 to 0 Interrupt Edge
A bit for each channel indicates whether an edge that
will cause an action (active edge) has been defected.
0: Channel 1 to 0 has not received an active edge
1: Channel 1 to 0 has received an active edge
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...