Section 28 General Purpose I/O (GPIO)
Rev.1.00 Dec. 13, 2005 Page 1085 of 1286
REJ09B0158-0100
28.2.20 Port
H
Data Register (PHDR)
PHDR is an 8-bit readable/writable register that stores port H data.
0
1
2
3
4
5
6
7
0
0
PH0DT
PH1DT
PH2DT
PH3DT
PH4DT
PH5DT
PH6DT
PH7DT
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
—
—
—
—
—
—
Bit Bit
Name
Initial
value R/W Description
7 PH7DT
Pin
input
R/W
6 PH6DT
0 R/W
5 PH5DT
Pin
input
R/W
4 PH4DT
Pin
input
R/W
3 PH3DT
0 R/W
2 PH2DT
Pin
input
R/W
1 PH1DT
Pin
input
R/W
0 PH0DT
Pin
input
R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the value of this
corresponding register will be read out. When the pin
functions as a general input port, if the port is read, the
status of the corresponding pin will be read out.
However, Bit 6 and 3 are exclusively used as output
ports.
28.2.21 Port J Data Register (PJDR)
PJDR is an 8-bit readable/writable register that stores port J data.
0
1
2
3
4
5
6
7
0
0
PJ0DT
PJ1DT
PJ2DT
PJ3DT
PJ4DT
PJ5DT
—
—
—
—
—
—
—
—
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
Bit Bit
Name
Initial
value R/W Description
7, 6
All
0
R/W
Reserved
These bits are always read as 0, and the write value
should always be 0.
5 PJ5DT
Pin
input
R/W
4 PJ4DT
Pin
input
R/W
3 PJ3DT
Pin
input
R/W
2 PJ2DT
Pin
input
R/W
1 PJ1DT
Pin
input
R/W
0 PJ0DT
Pin
input
R/W
These bits store output data of a pin which is used as a
general output port. When the pin functions as a
general output port, if the port is read, the value of this
corresponding register will be read out. When the pin
functions as a general input port, if the port is read, the
status of the corresponding pin will be read out.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...