Section 13 PCI Controller (PCIC)
Rev.1.00 Dec. 13, 2005 Page 478 of 1286
REJ09B0158-0100
(26) PCI Power Management Control/Status Register (PCIPMCSR)
This 16-bit register is used to manage the PCI function's power management status as well as to
enable/monitor PMEs. For details, refer to “PCI Bus Power Management Interface Specification
Revision 1.1 Chapter 3 PCI Power Management Interface”.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
PS
PME
EN
DSL
DSC
PMES
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
PCI R/W:
Bit Bit
Name
Initial
Value R/W
Description
15 PMES
0 SH:
R
PCI: R
PME Status
Indicates the state of the
PME
signal.
(Not supported)
Note: This LSI dose not have the
PME
pin.
14, 13
DSC
00
SH: R
PCI: R
Data Scale
Specify the scaling of data field. (Not supported)
12 to 9
DSL
0000
SH: R
PCI: R
Data Select
Specify the data output in the data filed.
8 PMEEN
0
SH:
R
PCI: R
PME Enable
Controls the
PME
output. (Not supported)
Note: This LSI dose not have the
PME
pin.
7 to 2
All 0
SH: R
PCI: R
Reserved
These bits are always read as 0. The write value
should always be 0.
1, 0
PS
00
SH: R/W
PCI: R/W
Power State
Specifies the power state.
If software attempts to write an unsupported, optional
state to these bits, the write operation must complete
normally on the bus; however, the data is discarded
and no state change occurs.
00: D0 state
01: D1 state
10: D2 state
11: D3 hot state (power-down mode)
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...