Section 21 Serial Communication Interface with FIFO (SCIF)
Rev.1.00 Dec. 13, 2005 Page 741 of 1286
REJ09B0158-0100
Table 21.3 Register States of SCIF in Each Processing Mode
Ch. Register
Name
Abbrev.
Power-on Reset
by
PRESET
Pin/
WDT/H-UDI
Manual Reset by
WDT/Multiple
Exception
Sleep by
SLEEP
Instruction
Module
Standby
0
Serial mode register 0
SCSMR0
H'0000
H'0000
Retained
Retained
Bit rate register 0
SCBRR0
H'FF
H'FF
Retained
Retained
Serial control register 0
SCSCR0
H'0000
H'0000
Retained
Retained
Transmit FIFO data register 0
SCFTDR0 Undefined
Undefined
Retained
Retained
Serial status register 0
SCFSR0
H'0060
H'0060
Retained
Retained
Receive FIFO data register 0
SCFRDR0 Undefined
Undefined
Retained
Retained
FIFO control register 0
SCFCR0
H'0000
H'0000
Retained
Retained
Transmit FIFO data count register 0 SCTFDR0 H'0000
H'0000
Retained
Retained
Receive FIFO data count register 0 SCRFDR0 H'0000
H'0000
Retained
Retained
Serial port register 0
SCSPTR0 H'0000
*
1
H'0000
*
1
Retained
Retained
Line status register 0
SCLSR0
H'0000
H'0000
Retained
Retained
Serial error register 0
SCRER0
H'0000
H'0000
Retained
Retained
1
Serial mode register 1
SCSMR1
H'0000
H'0000
Retained
Retained
Bit rate register 1
SCBRR1
H'FF
H'FF
Retained
Retained
Serial control register 1
SCSCR1
H'0000
H'0000
Retained
Retained
Transmit FIFO data register 1
SCFTDR1 Undefined
Undefined
Retained
Retained
Serial status register 1
SCFSR1
H'0060
H'0060
Retained
Retained
Receive FIFO data register 1
SCFRDR1 Undefined
Undefined
Retained
Retained
FIFO control register 1
SCFCR1
H'0000
H'0000
Retained
Retained
Transmit FIFO data count register 1 SCTFDR1 H'0000
H'0000
Retained
Retained
Receive FIFO data count register 1 SCRFDR1 H'0000
H'0000
Retained
Retained
Serial port register 1
SCSPTR1 H'0000
*
2
H'0000
*
2
Retained
Retained
Line status register 1
SCLSR1
H'0000
H'0000
Retained
Retained
Serial error register 1
SCRER1
H'0000
H'0000
Retained
Retained
Notes: 1. Bits 2 and 0 are undefined.
2. Bits 6, 4, 2, and 0 are undefined.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...