Rev.1.00 Dec. 13, 2005 Page xlvii of l
Section 21 Serial Communication Interface with FIFO (SCIF)
Table 21.1
Pin Configuration.................................................................................................. 739
Table 21.2
Register Configuration.......................................................................................... 740
Table 21.3
Register States of SCIF in Each Processing Mode ............................................... 741
Table 21.4
SCSMR Settings ................................................................................................... 758
Table 21.5
SCSMR Settings for Serial Transfer Format Selection......................................... 770
Table 21.6
SCSMR and SCSCR Settings for SCIF Clock Source Selection.......................... 771
Table 21.7
Serial Transfer Formats (Asynchronous Mode).................................................... 773
Table 21.8
SCIF Interrupt Sources ......................................................................................... 793
Section 22 Serial I/O with FIFO (SIOF)
Table 22.1
Pin Configuration.................................................................................................. 799
Table 22.2
Register Configuration of SIOF............................................................................ 800
Table 22.3
Register States of SIOF in Each Processing Mode ............................................... 801
Table 22.4
Operation in Each Transfer Mode......................................................................... 804
Table 22.5
SIOF Serial Clock Frequency ............................................................................... 828
Table 22.6
Serial Transfer Modes........................................................................................... 830
Table 22.7
Frame Length........................................................................................................ 831
Table 22.8
Audio Mode Specification for Transmit Data....................................................... 833
Table 22.9
Audio Mode Specification for Receive Data ........................................................ 833
Table 22.10
Setting Number of Channels in Control Data ................................................... 834
Table 22.11
Conditions to Issue Transmit Request .............................................................. 836
Table 22.12
Conditions to Issue Receive Request ................................................................ 836
Table 22.13
Transmit and Receive Reset.............................................................................. 842
Table 22.14
SIOF Interrupt Sources ..................................................................................... 843
Section 23 Serial Protocol Interface (HSPI)
Table 23.1
Pin Configuration.................................................................................................. 851
Table 23.2
Register Configuration.......................................................................................... 851
Table 23.3
Register States of HSPI in Each Processing Mode ............................................... 851
Section 24 Multimedia Card Interface (MMCIF)
Table 24.1
Pin Configuration.................................................................................................. 866
Table 24.2
Register Configuration.......................................................................................... 867
Table 24.3
Register States of HSPI in Each Processing Mode ............................................... 869
Table 24.4
CMDR Configuration ........................................................................................... 871
Table 24.5
Correspondence between Commands and Settings of CMDTYR
and RSPTYR ........................................................................................................ 892
Table 24.6
Correspondence between Command Response Byte Number and RSPR............. 895
Table 24.7
MMCIF Interrupt Sources..................................................................................... 931
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...