Section 27 NAND Flash Memory Controller (FLCTL)
Rev.1.00 Dec. 13, 2005 Page 1024 of 1286
REJ09B0158-0100
27.2 Input/Output
Pins
The pin configuration of the FLCTL is listed in table 27.1.
Table 27.1 Pin Configuration
Corresponding
Flash Memory
Pin
Pin Name Function
I/O
NAND Type
Description
FCE
*
1
Chip
enable Output
CE
Enables flash memory connected to this
LSI.
FD7 to
FD0
*
2
Data I/O pins
I/O
I/O7 to I/O0
I/O pins for command, address, and data.
FCLE
*
3
Command
latch
enable
Output
CLE
Command Latch Enable (CLE)
Asserted when a command is output.
FALE
*
1
Output enable
Output
ALE
Address Latch Enable (ALE)
Asserted when an address is output and
negated when data is input or output.
FRE
*
4
Read
Enable
Output
RE
Read Enable (
RE
)
Reads data at the falling edge of
RE
.
FWE
*
5
Write
enable Output
WE
Write
Enable
Flash memory latches a command,
address, and data at the rising edge of
WE
.
FRB
*
4
Ready/busy Input R/
B
Ready/Busy
Indicates ready state at high level;
indicates busy state at low level.
— —
—
WP
Write Protect/Reset (Not supported)
When this pin goes low, erroneous
erasure or programming at power on or
off can be prevented.
FSE
*
4
Spare
area
enable
Output
SE
Spare Area Enable
Used to access spare area. This pin must
be fixed at low in sector access mode.
Notes: 1.
These pins are multiplexed with the H-UDI pins.
2. These pins are multiplexed with the INTC, H-UDI, GPIO, and mode control pins.
3. This pin is multiplexed with the SCIF channel 0, PCIC, and GPIO pin.
4. These pins are multiplexed with the SCIF0, HSPI, and GPIO pins.
5. This pin is multiplexed with the SCIF channel 0, HSPI, GPIO, and mode control pin.
Summary of Contents for SH7780 Series
Page 2: ...Rev 1 00 Dec 13 2005 Page ii of l ...
Page 28: ...Rev 1 00 Dec 13 2005 Page xxviii of l ...
Page 50: ...Rev 1 00 Dec 13 2005 Page l of l ...
Page 82: ...Section 1 Overview Rev 1 00 Dec 13 2005 Page 32 of 1286 REJ09B0158 0100 ...
Page 122: ...Section 3 Instruction Set Rev 1 00 Dec 13 2005 Page 72 of 1286 REJ09B0158 0100 ...
Page 146: ...Section 4 Pipelining Rev 1 00 Dec 13 2005 Page 96 of 1286 REJ09B0158 0100 ...
Page 196: ...Section 6 Floating Point Unit FPU Rev 1 00 Dec 13 2005 Page 146 of 1286 REJ09B0158 0100 ...
Page 292: ...Section 9 L Memory Rev 1 00 Dec 13 2005 Page 242 of 1286 REJ09B0158 0100 ...
Page 492: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Dec 13 2005 Page 442 of 1286 REJ09B0158 0100 ...
Page 674: ...Section 15 Clock Pulse Generator CPG Rev 1 00 Dec 13 2005 Page 624 of 1286 REJ09B0158 0100 ...
Page 692: ...Section 16 Watchdog Timer and Reset Rev 1 00 Dec 13 2005 Page 642 of 1286 REJ09B0158 0100 ...
Page 726: ...Section 18 Timer Unit TMU Rev 1 00 Dec 13 2005 Page 676 of 1286 REJ09B0158 0100 ...
Page 1032: ...Section 25 Audio Codec Interface HAC Rev 1 00 Dec 13 2005 Page 982 of 1286 REJ09B0158 0100 ...
Page 1150: ...Section 28 General Purpose I O GPIO Rev 1 00 Dec 13 2005 Page 1100 of 1286 REJ09B0158 0100 ...
Page 1184: ...Section 29 User Break Controller UBC Rev 1 00 Dec 13 2005 Page 1134 of 1286 REJ09B0158 0100 ...
Page 1266: ...Section 31 Electrical Characteristics Rev 1 00 Dec 13 2005 Page 1216 of 1286 REJ09B0158 0100 ...
Page 1328: ...Appendix Rev 1 00 Dec 13 2005 Page 1278 of 1286 REJ09B0158 0100 ...
Page 1336: ...Rev 1 00 Dec 13 2005 Page 1286 of 1286 REJ09B0158 0100 ...
Page 1339: ......
Page 1340: ...SH7780 Hardware Manual ...